699 lines
18 KiB
Plaintext
699 lines
18 KiB
Plaintext
// SPDX-License-Identifier: (GPL-2.0-or-later OR MIT)
|
|
/*
|
|
* Copyright (c) 2024 TQ-Systems GmbH <linux@ew.tq-group.com>,
|
|
* D-82229 Seefeld, Germany.
|
|
* Author: Alexander Stein
|
|
*/
|
|
|
|
/dts-v1/;
|
|
|
|
#include <dt-bindings/net/ti-dp83867.h>
|
|
#include <dt-bindings/phy/phy-imx8-pcie.h>
|
|
#include <dt-bindings/usb/pd.h>
|
|
#include "imx95.dtsi"
|
|
|
|
/ {
|
|
aliases {
|
|
ethernet0 = &enetc_port0;
|
|
ethernet1 = &enetc_port1;
|
|
};
|
|
|
|
memory@80000000 {
|
|
device_type = "memory";
|
|
/*
|
|
* DRAM base addr, size : 2048 MiB DRAM
|
|
* should be corrected by bootloader
|
|
*/
|
|
reg = <0 0x80000000 0 0x80000000>;
|
|
};
|
|
|
|
reserved-memory {
|
|
#address-cells = <2>;
|
|
#size-cells = <2>;
|
|
ranges;
|
|
|
|
linux_cma: linux,cma {
|
|
compatible = "shared-dma-pool";
|
|
reusable;
|
|
size = <0 0x28000000>;
|
|
alloc-ranges = <0 0x80000000 0 0x80000000>;
|
|
linux,cma-default;
|
|
};
|
|
|
|
vpu_boot: vpu_boot@a0000000 {
|
|
reg = <0 0xa0000000 0 0x100000>;
|
|
no-map;
|
|
};
|
|
};
|
|
|
|
clk_dp: clk-dp {
|
|
compatible = "fixed-clock";
|
|
#clock-cells = <0>;
|
|
clock-frequency = <26000000>;
|
|
};
|
|
|
|
clk_xtal25: clk-xtal25 {
|
|
compatible = "fixed-clock";
|
|
#clock-cells = <0>;
|
|
clock-frequency = <25000000>;
|
|
};
|
|
|
|
reg_1v8: regulator-1v8 {
|
|
compatible = "regulator-fixed";
|
|
regulator-name = "V_1V8";
|
|
regulator-min-microvolt = <1800000>;
|
|
regulator-max-microvolt = <1800000>;
|
|
regulator-always-on;
|
|
};
|
|
|
|
reg_3v3: regulator-3v3 {
|
|
compatible = "regulator-fixed";
|
|
regulator-name = "V_3V3";
|
|
regulator-min-microvolt = <3300000>;
|
|
regulator-max-microvolt = <3300000>;
|
|
regulator-always-on;
|
|
};
|
|
|
|
/* Controlled by system manager */
|
|
reg_sdvmmc: regulator-sdvmmc {
|
|
compatible = "regulator-fixed";
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_sdvmmc>;
|
|
regulator-name = "SDIO_PWR_EN";
|
|
regulator-min-microvolt = <3300000>;
|
|
regulator-max-microvolt = <3300000>;
|
|
gpio = <&gpio3 7 GPIO_ACTIVE_HIGH>;
|
|
enable-active-high;
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
&enetc_port0 {
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_enetc0>;
|
|
phy-handle = <ðphy0>;
|
|
phy-mode = "rgmii-id";
|
|
};
|
|
|
|
&enetc_port1 {
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_enetc1>;
|
|
phy-handle = <ðphy3>;
|
|
phy-mode = "rgmii-id";
|
|
};
|
|
|
|
&netc_timer {
|
|
status = "okay";
|
|
};
|
|
|
|
&flexspi1 {
|
|
pinctrl-names = "default", "sleep";
|
|
pinctrl-0 = <&pinctrl_flexspi1>;
|
|
pinctrl-1 = <&pinctrl_flexspi1>;
|
|
status = "okay";
|
|
|
|
flash0: flash@0 {
|
|
compatible = "jedec,spi-nor";
|
|
reg = <0>;
|
|
spi-max-frequency = <66000000>;
|
|
spi-tx-bus-width = <4>;
|
|
spi-rx-bus-width = <4>;
|
|
vcc-supply = <®_1v8>;
|
|
|
|
partitions {
|
|
compatible = "fixed-partitions";
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
};
|
|
};
|
|
};
|
|
|
|
&gpio1 {
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_gpio1>;
|
|
gpio-line-names = "", "", "", "",
|
|
"", "", "", "",
|
|
"", "", "GPIO7", "GPIO8",
|
|
"", "GPIO9", "", "",
|
|
"", "", "", "",
|
|
"", "", "", "",
|
|
"", "", "", "",
|
|
"", "", "", "";
|
|
};
|
|
|
|
&gpio2 {
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_gpio2>;
|
|
gpio-line-names = "", "", "", "",
|
|
"", "", "", "",
|
|
"", "", "", "",
|
|
"", "", "", "",
|
|
"", "", "SLEEP", "GPIO5",
|
|
"", "", "GPIO6", "",
|
|
"", "", "", "",
|
|
"", "", "", "";
|
|
};
|
|
|
|
&lpi2c1 {
|
|
clock-frequency = <400000>;
|
|
pinctrl-names = "default", "sleep";
|
|
pinctrl-0 = <&pinctrl_lpi2c1>;
|
|
pinctrl-1 = <&pinctrl_lpi2c1>;
|
|
status = "okay";
|
|
|
|
tmp1075: temperature-sensor@4a {
|
|
compatible = "ti,tmp1075";
|
|
reg = <0x4a>;
|
|
vs-supply = <®_1v8>;
|
|
};
|
|
|
|
eeprom_smarc: eeprom@50 {
|
|
compatible = "atmel,24c64";
|
|
reg = <0x50>;
|
|
pagesize = <32>;
|
|
vcc-supply = <®_1v8>;
|
|
};
|
|
|
|
pcf85063: rtc@51 {
|
|
compatible = "nxp,pcf85063a";
|
|
reg = <0x51>;
|
|
quartz-load-femtofarads = <7000>;
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_pcf85063>;
|
|
interrupt-parent = <&gpio2>;
|
|
interrupts = <27 IRQ_TYPE_EDGE_FALLING>;
|
|
};
|
|
|
|
m24c64: eeprom@54 {
|
|
compatible = "atmel,24c64";
|
|
reg = <0x54>;
|
|
pagesize = <32>;
|
|
vcc-supply = <®_1v8>;
|
|
};
|
|
|
|
/* protectable identification memory (part of M24C64-D @50) */
|
|
eeprom@58 {
|
|
compatible = "atmel,24c64d-wl";
|
|
reg = <0x58>;
|
|
vcc-supply = <®_1v8>;
|
|
};
|
|
|
|
/* protectable identification memory (part of M24C64-D @54) */
|
|
eeprom@5c {
|
|
compatible = "atmel,24c64d-wl";
|
|
reg = <0x5c>;
|
|
vcc-supply = <®_1v8>;
|
|
};
|
|
|
|
pcieclk: clock-generator@6a {
|
|
compatible = "renesas,9fgv0441";
|
|
reg = <0x6a>;
|
|
clocks = <&clk_xtal25>;
|
|
#clock-cells = <1>;
|
|
};
|
|
|
|
imu@6b {
|
|
compatible = "st,ism330dhcx";
|
|
reg = <0x6b>;
|
|
vdd-supply = <®_3v3>;
|
|
vddio-supply = <®_3v3>;
|
|
};
|
|
|
|
/* D23 */
|
|
expander2: gpio@74 {
|
|
compatible = "ti,tca9539";
|
|
reg = <0x74>;
|
|
vcc-supply = <®_1v8>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
gpio-line-names = "GPIO4", "LCD0_BLKT_EN", "LCD0_VDD_EN", "LCD1_BLKT_EN",
|
|
"LCD1_VDD_EN", "ENET1_RESET#", "ENET2_RESET#", "GBE0_SDP_DIR",
|
|
"GBE1_SDP_DIR", "PCIE1_RST#", "PCIE2_RST#", "DP_BRIDGE_EN",
|
|
"HUB_RST#", "QSPI_RESET#", "PCIE1_CLK_EN", "PCIE2_CLK_EN";
|
|
};
|
|
|
|
/* D21 */
|
|
expander1: gpio@75 {
|
|
compatible = "ti,tca9539";
|
|
reg = <0x75>;
|
|
vcc-supply = <®_1v8>;
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_expander1>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
interrupt-controller;
|
|
#interrupt-cells = <2>;
|
|
interrupt-parent = <&gpio3>;
|
|
interrupts = <27 IRQ_TYPE_EDGE_FALLING>;
|
|
gpio-line-names = "GPIO10", "GPIO11", "GPIO12", "GPIO13",
|
|
"CHG_PRSNT#", "CHARGING", "LID", "BATLOW#",
|
|
"TEMP_EVENT#", "PGOOD_ARM", "PGOOD_SOC", "PCIE_WAKE#_1V8",
|
|
"GPIO0", "GPIO1", "GPIO2", "GPIO3";
|
|
};
|
|
};
|
|
|
|
/* I2C_CAM0 */
|
|
&lpi2c3 {
|
|
clock-frequency = <400000>;
|
|
pinctrl-names = "default", "sleep";
|
|
pinctrl-0 = <&pinctrl_lpi2c3>;
|
|
pinctrl-1 = <&pinctrl_lpi2c3>;
|
|
status = "okay";
|
|
|
|
dp_bridge: dp-bridge@f {
|
|
compatible = "toshiba,tc9595", "toshiba,tc358767";
|
|
reg = <0x0f>;
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_tc9595>;
|
|
clock-names = "ref";
|
|
clocks = <&clk_dp>;
|
|
reset-gpios = <&expander2 11 GPIO_ACTIVE_HIGH>;
|
|
interrupt-parent = <&gpio2>;
|
|
interrupts = <25 IRQ_TYPE_EDGE_RISING>;
|
|
toshiba,hpd-pin = <0>;
|
|
status = "disabled";
|
|
|
|
ports {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
port@0 {
|
|
reg = <0>;
|
|
|
|
dp_dsi_in: endpoint {
|
|
/* TODO: DSI out */
|
|
data-lanes = <1 2 3 4>;
|
|
};
|
|
};
|
|
};
|
|
};
|
|
};
|
|
|
|
/* I2C_CAM1 */
|
|
&lpi2c4 {
|
|
clock-frequency = <400000>;
|
|
pinctrl-names = "default", "sleep";
|
|
pinctrl-0 = <&pinctrl_lpi2c4>;
|
|
pinctrl-1 = <&pinctrl_lpi2c4>;
|
|
status = "okay";
|
|
};
|
|
|
|
/* I2C_LCD */
|
|
&lpi2c6 {
|
|
clock-frequency = <400000>;
|
|
pinctrl-names = "default", "sleep";
|
|
pinctrl-0 = <&pinctrl_lpi2c6>;
|
|
pinctrl-1 = <&pinctrl_lpi2c6>;
|
|
status = "okay";
|
|
};
|
|
|
|
/* SER0 */
|
|
&lpuart1 {
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_lpuart1>;
|
|
};
|
|
|
|
/* SER3 */
|
|
&lpuart5 {
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_lpuart5>;
|
|
};
|
|
|
|
/* SER1 */
|
|
&lpuart7 {
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_lpuart7>;
|
|
};
|
|
|
|
/* SER2 */
|
|
&lpuart8 {
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_lpuart8>;
|
|
};
|
|
|
|
&netc_blk_ctrl {
|
|
status = "okay";
|
|
};
|
|
|
|
&netc_emdio {
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_mdio>;
|
|
status = "okay";
|
|
|
|
ethphy0: ethernet-phy@0 {
|
|
compatible = "ethernet-phy-ieee802.3-c22";
|
|
reg = <0>;
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_ethphy0>;
|
|
reset-gpios = <&expander2 5 GPIO_ACTIVE_LOW>;
|
|
reset-assert-us = <500000>;
|
|
reset-deassert-us = <50000>;
|
|
interrupt-parent = <&gpio5>;
|
|
interrupts = <13 IRQ_TYPE_LEVEL_LOW>;
|
|
ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_50_NS>;
|
|
ti,tx-internal-delay = <DP83867_RGMIIDCTL_2_50_NS>;
|
|
ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
|
|
ti,dp83867-rxctrl-strap-quirk;
|
|
ti,clk-output-sel = <DP83867_CLK_O_SEL_OFF>;
|
|
};
|
|
|
|
ethphy3: ethernet-phy@3 {
|
|
compatible = "ethernet-phy-ieee802.3-c22";
|
|
reg = <3>;
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_ethphy3>;
|
|
reset-gpios = <&expander2 6 GPIO_ACTIVE_LOW>;
|
|
reset-assert-us = <500000>;
|
|
reset-deassert-us = <50000>;
|
|
interrupt-parent = <&gpio5>;
|
|
interrupts = <14 IRQ_TYPE_LEVEL_LOW>;
|
|
ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_50_NS>;
|
|
ti,tx-internal-delay = <DP83867_RGMIIDCTL_2_50_NS>;
|
|
ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
|
|
ti,dp83867-rxctrl-strap-quirk;
|
|
ti,clk-output-sel = <DP83867_CLK_O_SEL_OFF>;
|
|
};
|
|
};
|
|
|
|
&scmi_bbm {
|
|
linux,code = <KEY_POWER>;
|
|
};
|
|
|
|
&tpm3 {
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_tpm3>;
|
|
};
|
|
|
|
&tpm4 {
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_tpm4>;
|
|
};
|
|
|
|
&tpm5 {
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinctrl_tpm5>;
|
|
};
|
|
|
|
&usb3 {
|
|
status = "okay";
|
|
};
|
|
|
|
&usb3_dwc3 {
|
|
dr_mode = "host";
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
hub_2_0: hub@1 {
|
|
compatible = "usb451,8142";
|
|
reg = <1>;
|
|
peer-hub = <&hub_3_0>;
|
|
reset-gpios = <&expander2 12 GPIO_ACTIVE_LOW>;
|
|
vdd-supply = <®_3v3>;
|
|
};
|
|
|
|
hub_3_0: hub@2 {
|
|
compatible = "usb451,8140";
|
|
reg = <2>;
|
|
peer-hub = <&hub_2_0>;
|
|
reset-gpios = <&expander2 12 GPIO_ACTIVE_LOW>;
|
|
vdd-supply = <®_3v3>;
|
|
};
|
|
};
|
|
|
|
&usb3_phy {
|
|
status = "okay";
|
|
};
|
|
|
|
&usdhc1 {
|
|
pinctrl-names = "default", "state_100mhz", "state_200mhz", "sleep";
|
|
pinctrl-0 = <&pinctrl_usdhc1>;
|
|
pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
|
|
pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
|
|
pinctrl-3 = <&pinctrl_usdhc1>;
|
|
bus-width = <8>;
|
|
non-removable;
|
|
no-sdio;
|
|
no-sd;
|
|
status = "okay";
|
|
};
|
|
|
|
&wdog3 {
|
|
status = "okay";
|
|
};
|
|
|
|
&scmi_iomuxc {
|
|
pinctrl_ethphy0: ethphy0grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO33__GPIO5_IO_BIT13 0x1100>;
|
|
};
|
|
|
|
pinctrl_ethphy3: ethphy3grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO34__GPIO5_IO_BIT14 0x1100>;
|
|
};
|
|
|
|
pinctrl_enetc0: enetc0grp {
|
|
fsl,pins = <IMX95_PAD_ENET1_RD0__NETCMIX_TOP_ETH0_RGMII_RD0 0x1100>,
|
|
<IMX95_PAD_ENET1_RD1__NETCMIX_TOP_ETH0_RGMII_RD1 0x1100>,
|
|
<IMX95_PAD_ENET1_RD2__NETCMIX_TOP_ETH0_RGMII_RD2 0x1100>,
|
|
<IMX95_PAD_ENET1_RD3__NETCMIX_TOP_ETH0_RGMII_RD3 0x1100>,
|
|
<IMX95_PAD_ENET1_RXC__NETCMIX_TOP_ETH0_RGMII_RX_CLK 0x1100>,
|
|
<IMX95_PAD_ENET1_RX_CTL__NETCMIX_TOP_ETH0_RGMII_RX_CTL 0x1100>,
|
|
<IMX95_PAD_ENET1_TD0__NETCMIX_TOP_ETH0_RGMII_TD0 0x11e>,
|
|
<IMX95_PAD_ENET1_TD1__NETCMIX_TOP_ETH0_RGMII_TD1 0x11e>,
|
|
<IMX95_PAD_ENET1_TD2__NETCMIX_TOP_ETH0_RGMII_TD2 0x11e>,
|
|
<IMX95_PAD_ENET1_TD3__NETCMIX_TOP_ETH0_RGMII_TD3 0x11e>,
|
|
<IMX95_PAD_ENET1_TXC__NETCMIX_TOP_ETH0_RGMII_TX_CLK 0x11e>,
|
|
<IMX95_PAD_ENET1_TX_CTL__NETCMIX_TOP_ETH0_RGMII_TX_CTL 0x11e>,
|
|
<IMX95_PAD_GPIO_IO23__GPIO2_IO_BIT23 0x51e>;
|
|
};
|
|
|
|
pinctrl_enetc1: enetc1grp {
|
|
fsl,pins = <IMX95_PAD_ENET2_RD0__NETCMIX_TOP_ETH1_RGMII_RD0 0x1100>,
|
|
<IMX95_PAD_ENET2_RD1__NETCMIX_TOP_ETH1_RGMII_RD1 0x1100>,
|
|
<IMX95_PAD_ENET2_RD2__NETCMIX_TOP_ETH1_RGMII_RD2 0x1100>,
|
|
<IMX95_PAD_ENET2_RD3__NETCMIX_TOP_ETH1_RGMII_RD3 0x1100>,
|
|
<IMX95_PAD_ENET2_RXC__NETCMIX_TOP_ETH1_RGMII_RX_CLK 0x1100>,
|
|
<IMX95_PAD_ENET2_RX_CTL__NETCMIX_TOP_ETH1_RGMII_RX_CTL 0x1100>,
|
|
<IMX95_PAD_ENET2_TD0__NETCMIX_TOP_ETH1_RGMII_TD0 0x11e>,
|
|
<IMX95_PAD_ENET2_TD1__NETCMIX_TOP_ETH1_RGMII_TD1 0x11e>,
|
|
<IMX95_PAD_ENET2_TD2__NETCMIX_TOP_ETH1_RGMII_TD2 0x11e>,
|
|
<IMX95_PAD_ENET2_TD3__NETCMIX_TOP_ETH1_RGMII_TD3 0x11e>,
|
|
<IMX95_PAD_ENET2_TXC__NETCMIX_TOP_ETH1_RGMII_TX_CLK 0x11e>,
|
|
<IMX95_PAD_ENET2_TX_CTL__NETCMIX_TOP_ETH1_RGMII_TX_CTL 0x11e>,
|
|
<IMX95_PAD_GPIO_IO24__GPIO2_IO_BIT24 0x51e>;
|
|
};
|
|
|
|
pinctrl_expander1: expander1grp {
|
|
fsl,pins = <IMX95_PAD_CCM_CLKO2__GPIO3_IO_BIT27 0x1100>;
|
|
};
|
|
|
|
pinctrl_flexcan1: flexcan1grp {
|
|
fsl,pins = <IMX95_PAD_PDM_BIT_STREAM0__AONMIX_TOP_CAN1_RX 0x1300>,
|
|
<IMX95_PAD_PDM_CLK__AONMIX_TOP_CAN1_TX 0x31e>;
|
|
};
|
|
|
|
pinctrl_flexcan3: flexcan3grp {
|
|
fsl,pins = <IMX95_PAD_CCM_CLKO3__CAN3_TX 0x31e>,
|
|
<IMX95_PAD_CCM_CLKO4__CAN3_RX 0x1300>;
|
|
};
|
|
|
|
pinctrl_flexspi1: flexspi1grp {
|
|
fsl,pins = <IMX95_PAD_SD3_CLK__FLEXSPI1_A_SCLK 0x11e>,
|
|
<IMX95_PAD_SD3_CMD__FLEXSPI1_A_SS0_B 0x11e>,
|
|
<IMX95_PAD_SD3_DATA0__FLEXSPI1_A_DATA_BIT0 0x11e>,
|
|
<IMX95_PAD_SD3_DATA1__FLEXSPI1_A_DATA_BIT1 0x11e>,
|
|
<IMX95_PAD_SD3_DATA2__FLEXSPI1_A_DATA_BIT2 0x11e>,
|
|
<IMX95_PAD_SD3_DATA3__FLEXSPI1_A_DATA_BIT3 0x11e>;
|
|
};
|
|
|
|
pinctrl_gpio1: gpio1grp {
|
|
fsl,pins = <IMX95_PAD_PDM_BIT_STREAM1__AONMIX_TOP_GPIO1_IO_BIT10 0x111e>,
|
|
<IMX95_PAD_SAI1_TXD0__AONMIX_TOP_GPIO1_IO_BIT13 0x111e>,
|
|
<IMX95_PAD_SAI1_TXFS__AONMIX_TOP_GPIO1_IO_BIT11 0x111e>;
|
|
};
|
|
|
|
pinctrl_gpio2: gpio2grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO18__GPIO2_IO_BIT18 0x1100>,
|
|
<IMX95_PAD_GPIO_IO19__GPIO2_IO_BIT19 0x111e>,
|
|
<IMX95_PAD_GPIO_IO22__GPIO2_IO_BIT22 0x111e>;
|
|
};
|
|
|
|
pinctrl_lpi2c1: lpi2c1grp {
|
|
fsl,pins = <IMX95_PAD_I2C1_SCL__AONMIX_TOP_LPI2C1_SCL 0x4000191e>,
|
|
<IMX95_PAD_I2C1_SDA__AONMIX_TOP_LPI2C1_SDA 0x4000191e>;
|
|
};
|
|
|
|
pinctrl_lpi2c3: lpi2c3grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO28__LPI2C3_SDA 0x4000191e>,
|
|
<IMX95_PAD_GPIO_IO29__LPI2C3_SCL 0x4000191e>;
|
|
};
|
|
|
|
pinctrl_lpi2c4: lpi2c4grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO30__LPI2C4_SDA 0x4000191e>,
|
|
<IMX95_PAD_GPIO_IO31__LPI2C4_SCL 0x4000191e>;
|
|
};
|
|
|
|
pinctrl_lpi2c6: lpi2c6grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO02__LPI2C6_SDA 0x4000191e>,
|
|
<IMX95_PAD_GPIO_IO03__LPI2C6_SCL 0x4000191e>;
|
|
};
|
|
|
|
pinctrl_lpspi3: lpspi3grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO07__GPIO2_IO_BIT7 0x51e>,
|
|
<IMX95_PAD_GPIO_IO08__GPIO2_IO_BIT8 0x51e>,
|
|
<IMX95_PAD_GPIO_IO09__LPSPI3_SIN 0x51e>,
|
|
<IMX95_PAD_GPIO_IO10__LPSPI3_SOUT 0x51e>,
|
|
<IMX95_PAD_GPIO_IO11__LPSPI3_SCK 0x51e>;
|
|
};
|
|
|
|
pinctrl_lpuart1: lpuart1grp {
|
|
fsl,pins = <IMX95_PAD_UART1_RXD__AONMIX_TOP_LPUART1_RX 0x1300>,
|
|
<IMX95_PAD_UART1_TXD__AONMIX_TOP_LPUART1_TX 0x31e>,
|
|
<IMX95_PAD_UART2_TXD__AONMIX_TOP_LPUART1_RTS_B 0x1300>,
|
|
<IMX95_PAD_UART2_RXD__AONMIX_TOP_LPUART1_CTS_B 0x31e>;
|
|
};
|
|
|
|
pinctrl_lpuart5: lpuart5grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO00__LPUART5_TX 0x31e>,
|
|
<IMX95_PAD_GPIO_IO01__LPUART5_RX 0x1300>;
|
|
};
|
|
|
|
pinctrl_lpuart7: lpuart7grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO36__LPUART7_TX 0x31e>,
|
|
<IMX95_PAD_GPIO_IO37__LPUART7_RX 0x1300>;
|
|
};
|
|
|
|
pinctrl_lpuart8: lpuart8grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO12__LPUART8_TX 0x31e>,
|
|
<IMX95_PAD_GPIO_IO13__LPUART8_RX 0x1300>,
|
|
<IMX95_PAD_GPIO_IO14__LPUART8_CTS_B 0x31e>,
|
|
<IMX95_PAD_GPIO_IO15__LPUART8_RTS_B 0x1300>;
|
|
};
|
|
|
|
pinctrl_mdio: mdiogrp {
|
|
fsl,pins = <IMX95_PAD_ENET1_MDC__NETCMIX_TOP_NETC_MDC 0x51e>,
|
|
<IMX95_PAD_ENET1_MDIO__NETCMIX_TOP_NETC_MDIO 0x51e>;
|
|
};
|
|
|
|
pinctrl_pcf85063: pcf85063grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO27__GPIO2_IO_BIT27 0x1100>;
|
|
};
|
|
|
|
pinctrl_pcie0: pcie0grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO32__HSIOMIX_TOP_PCIE1_CLKREQ_B 0x111e>;
|
|
};
|
|
|
|
pinctrl_pcie1: pcie1grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO35__HSIOMIX_TOP_PCIE2_CLKREQ_B 0x111e>;
|
|
};
|
|
|
|
pinctrl_sai3: sai3grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO16__SAI3_TX_BCLK 0x51e>,
|
|
<IMX95_PAD_GPIO_IO17__SAI3_MCLK 0x51e>,
|
|
<IMX95_PAD_GPIO_IO20__SAI3_RX_DATA_BIT0 0x1300>,
|
|
<IMX95_PAD_GPIO_IO21__SAI3_TX_DATA_BIT0 0x51e>,
|
|
<IMX95_PAD_GPIO_IO26__SAI3_TX_SYNC 0x51e>;
|
|
};
|
|
|
|
pinctrl_sai5: sai5grp {
|
|
fsl,pins = <IMX95_PAD_XSPI1_DATA4__SAI5_TX_DATA_BIT0 0x51e>,
|
|
<IMX95_PAD_XSPI1_DATA5__SAI5_TX_SYNC 0x51e>,
|
|
<IMX95_PAD_XSPI1_DATA6__SAI5_TX_BCLK 0x51e>,
|
|
<IMX95_PAD_XSPI1_DATA7__SAI5_RX_DATA_BIT0 0x1300>;
|
|
};
|
|
|
|
pinctrl_sdvmmc: sdvmmcgrp {
|
|
fsl,pins = <IMX95_PAD_SD2_RESET_B__GPIO3_IO_BIT7 0x11e>;
|
|
};
|
|
|
|
pinctrl_tc9595: tc9595grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO25__GPIO2_IO_BIT25 0x1500>;
|
|
};
|
|
|
|
pinctrl_tpm3: tpm3grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO04__TPM3_CH0 0x51e>;
|
|
};
|
|
|
|
pinctrl_tpm4: tpm4grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO05__TPM4_CH0 0x51e>;
|
|
};
|
|
|
|
pinctrl_tpm5: tpm5grp {
|
|
fsl,pins = <IMX95_PAD_GPIO_IO06__TPM5_CH0 0x51e>;
|
|
};
|
|
|
|
pinctrl_usdhc1: usdhc1grp {
|
|
fsl,pins = <IMX95_PAD_SD1_CLK__USDHC1_CLK 0x158e>,
|
|
<IMX95_PAD_SD1_CMD__USDHC1_CMD 0x138e>,
|
|
<IMX95_PAD_SD1_DATA0__USDHC1_DATA0 0x138e>,
|
|
<IMX95_PAD_SD1_DATA1__USDHC1_DATA1 0x138e>,
|
|
<IMX95_PAD_SD1_DATA2__USDHC1_DATA2 0x138e>,
|
|
<IMX95_PAD_SD1_DATA3__USDHC1_DATA3 0x138e>,
|
|
<IMX95_PAD_SD1_DATA4__USDHC1_DATA4 0x138e>,
|
|
<IMX95_PAD_SD1_DATA5__USDHC1_DATA5 0x138e>,
|
|
<IMX95_PAD_SD1_DATA6__USDHC1_DATA6 0x138e>,
|
|
<IMX95_PAD_SD1_DATA7__USDHC1_DATA7 0x138e>,
|
|
<IMX95_PAD_SD1_STROBE__USDHC1_STROBE 0x158e>;
|
|
};
|
|
|
|
pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
|
|
fsl,pins = <IMX95_PAD_SD1_CLK__USDHC1_CLK 0x158e>,
|
|
<IMX95_PAD_SD1_CMD__USDHC1_CMD 0x138e>,
|
|
<IMX95_PAD_SD1_DATA0__USDHC1_DATA0 0x138e>,
|
|
<IMX95_PAD_SD1_DATA1__USDHC1_DATA1 0x138e>,
|
|
<IMX95_PAD_SD1_DATA2__USDHC1_DATA2 0x138e>,
|
|
<IMX95_PAD_SD1_DATA3__USDHC1_DATA3 0x138e>,
|
|
<IMX95_PAD_SD1_DATA4__USDHC1_DATA4 0x138e>,
|
|
<IMX95_PAD_SD1_DATA5__USDHC1_DATA5 0x138e>,
|
|
<IMX95_PAD_SD1_DATA6__USDHC1_DATA6 0x138e>,
|
|
<IMX95_PAD_SD1_DATA7__USDHC1_DATA7 0x138e>,
|
|
<IMX95_PAD_SD1_STROBE__USDHC1_STROBE 0x158e>;
|
|
};
|
|
|
|
pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
|
|
fsl,pins = <IMX95_PAD_SD1_CLK__USDHC1_CLK 0x15fe>,
|
|
<IMX95_PAD_SD1_CMD__USDHC1_CMD 0x13fe>,
|
|
<IMX95_PAD_SD1_DATA0__USDHC1_DATA0 0x13fe>,
|
|
<IMX95_PAD_SD1_DATA1__USDHC1_DATA1 0x13fe>,
|
|
<IMX95_PAD_SD1_DATA2__USDHC1_DATA2 0x13fe>,
|
|
<IMX95_PAD_SD1_DATA3__USDHC1_DATA3 0x13fe>,
|
|
<IMX95_PAD_SD1_DATA4__USDHC1_DATA4 0x13fe>,
|
|
<IMX95_PAD_SD1_DATA5__USDHC1_DATA5 0x13fe>,
|
|
<IMX95_PAD_SD1_DATA6__USDHC1_DATA6 0x13fe>,
|
|
<IMX95_PAD_SD1_DATA7__USDHC1_DATA7 0x13fe>,
|
|
<IMX95_PAD_SD1_STROBE__USDHC1_STROBE 0x15fe>;
|
|
};
|
|
|
|
pinctrl_usdhc2: usdhc2grp {
|
|
fsl,pins = <IMX95_PAD_SD2_CD_B__GPIO3_IO_BIT0 0x1100>,
|
|
<IMX95_PAD_SD2_CLK__USDHC2_CLK 0x51e>,
|
|
<IMX95_PAD_SD2_CMD__USDHC2_CMD 0x31e>,
|
|
<IMX95_PAD_SD2_DATA0__USDHC2_DATA0 0x131e>,
|
|
<IMX95_PAD_SD2_DATA1__USDHC2_DATA1 0x131e>,
|
|
<IMX95_PAD_SD2_DATA2__USDHC2_DATA2 0x131e>,
|
|
<IMX95_PAD_SD2_DATA3__USDHC2_DATA3 0x131e>,
|
|
<IMX95_PAD_SD2_VSELECT__USDHC2_VSELECT 0x51e>;
|
|
};
|
|
|
|
pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
|
|
fsl,pins = <IMX95_PAD_SD2_CD_B__GPIO3_IO_BIT0 0x1100>,
|
|
<IMX95_PAD_SD2_CLK__USDHC2_CLK 0x158e>,
|
|
<IMX95_PAD_SD2_CMD__USDHC2_CMD 0x138e>,
|
|
<IMX95_PAD_SD2_DATA0__USDHC2_DATA0 0x138e>,
|
|
<IMX95_PAD_SD2_DATA1__USDHC2_DATA1 0x138e>,
|
|
<IMX95_PAD_SD2_DATA2__USDHC2_DATA2 0x138e>,
|
|
<IMX95_PAD_SD2_DATA3__USDHC2_DATA3 0x138e>,
|
|
<IMX95_PAD_SD2_VSELECT__USDHC2_VSELECT 0x51e>;
|
|
};
|
|
|
|
pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
|
|
fsl,pins = <IMX95_PAD_SD2_CD_B__GPIO3_IO_BIT0 0x1100>,
|
|
<IMX95_PAD_SD2_CLK__USDHC2_CLK 0x15fe>,
|
|
<IMX95_PAD_SD2_CMD__USDHC2_CMD 0x13fe>,
|
|
<IMX95_PAD_SD2_DATA0__USDHC2_DATA0 0x13fe>,
|
|
<IMX95_PAD_SD2_DATA1__USDHC2_DATA1 0x13fe>,
|
|
<IMX95_PAD_SD2_DATA2__USDHC2_DATA2 0x13fe>,
|
|
<IMX95_PAD_SD2_DATA3__USDHC2_DATA3 0x13fe>,
|
|
<IMX95_PAD_SD2_VSELECT__USDHC2_VSELECT 0x51e>;
|
|
};
|
|
};
|